This paper focuses on the production testing of Memristor Ratioed Logic (MRL) gates. MRL is a\nfamily that uses memristors along with CMOS inverters to design logic gates. Two-input NAND and\nNOR gates are investigated using the stuck at fault model for the memristors and the five-fault\nmodel for the transistors. Test escapes may take place while testing faults in the memristors.\nTherefore, two solutions are proposed to obtain full coverage for the MRL NAND and NOR gates.\nThe first is to apply scaled input voltages and the second is to change the switching threshold of\nthe CMOS inverter. In addition, it is shown that test speed and order should be taken into consideration.\nIt is proven that three ordered test vectors are needed for full coverage in MRL NAND and\nNOR gates, which is different from the order required to obtain 100% coverage in the conventional\nNAND and NOR CMOS designs.
Loading....